Sat, 18 Sep 2021 16:30:54 UTC

Information for RPM iverilog-0.9.20110317-1.fc16.i686.rpm

ID2559986
Nameiverilog
Version0.9.20110317
Release1.fc16
Epoch
Archi686
SummaryIcarus Verilog is a verilog compiler and simulator
DescriptionIcarus Verilog is a Verilog compiler that generates a variety of engineering formats, including simulation. It strives to be true to the IEEE-1364 standard.
Build Time2011-05-27 23:01:14 GMT
Size1,208,984
fe053c6986e9077f6eff5b43478d3d1d
LicenseGPLv2
Buildrootf16-build-1070764-161967
Provides
cadpli.vpl
iverilog = 0.9.20110317-1.fc16
iverilog(x86-32) = 0.9.20110317-1.fc16
iverilog-devel = 0.9.20110317-1.fc16
null.tgt
stub.tgt
system.vpi
v2005_math.vpi
va_math.vpi
vhdl.tgt
vvp.tgt
Obsoletes
iverilog-devel < 0.9.20100911-1
Conflicts No Conflicts
Requires
libbz2.so.1
libc.so.6
libc.so.6(GLIBC_2.0)
libc.so.6(GLIBC_2.1)
libc.so.6(GLIBC_2.1.3)
libc.so.6(GLIBC_2.2)
libc.so.6(GLIBC_2.3)
libc.so.6(GLIBC_2.3.4)
libc.so.6(GLIBC_2.4)
libc.so.6(GLIBC_2.7)
libdl.so.2
libdl.so.2(GLIBC_2.0)
libdl.so.2(GLIBC_2.1)
libgcc_s.so.1
libgcc_s.so.1(GCC_3.0)
libgcc_s.so.1(GCC_4.0.0)
libgcc_s.so.1(GLIBC_2.0)
libm.so.6
libm.so.6(GLIBC_2.0)
libm.so.6(GLIBC_2.1)
libstdc++.so.6
libstdc++.so.6(CXXABI_1.3)
libstdc++.so.6(GLIBCXX_3.4)
libstdc++.so.6(GLIBCXX_3.4.11)
libstdc++.so.6(GLIBCXX_3.4.15)
libstdc++.so.6(GLIBCXX_3.4.9)
libz.so.1
rpmlib(CompressedFileNames) <= 3.0.4-1
rpmlib(FileDigests) <= 4.6.0-1
rpmlib(PayloadFilesHavePrefix) <= 4.0-1
rpmlib(PayloadIsXz) <= 5.2-1
rtld(GNU_HASH)
Recommends No Recommends
Suggests No Suggests
Supplements No Supplements
Enhances No Enhances
Files
Page:
1 through 50 of 67 >>>
Name ascending sort Size
/usr/bin/iverilog37,600
/usr/bin/iverilog-vpi3,104
/usr/bin/vvp690,508
/usr/include/_pli_types.h2,478
/usr/include/acc_user.h7,583
/usr/include/ivl_target.h82,177
/usr/include/veriuser.h11,557
/usr/include/vpi_user.h18,764
/usr/lib/ivl4,096
/usr/lib/ivl/cadpli.vpl42,860
/usr/lib/ivl/include4,096
/usr/lib/ivl/include/constants.vams1,377
/usr/lib/ivl/include/disciplines.vams1,125
/usr/lib/ivl/ivl1,608,420
/usr/lib/ivl/ivlpp46,828
/usr/lib/ivl/null-s.conf65
/usr/lib/ivl/null.conf18
/usr/lib/ivl/null.tgt3,748
/usr/lib/ivl/stub-s.conf96
/usr/lib/ivl/stub.conf49
/usr/lib/ivl/stub.tgt53,740
/usr/lib/ivl/system.sft620
/usr/lib/ivl/system.vpi285,944
/usr/lib/ivl/v2005_math.sft632
/usr/lib/ivl/v2005_math.vpi10,240
/usr/lib/ivl/va_math.sft215
/usr/lib/ivl/va_math.vpi7,092
/usr/lib/ivl/vhdl-s.conf103
/usr/lib/ivl/vhdl.conf49
/usr/lib/ivl/vhdl.tgt264,972
/usr/lib/ivl/vvp-s.conf128
/usr/lib/ivl/vvp.conf81
/usr/lib/ivl/vvp.tgt148,472
/usr/lib/libveriuser.a57,350
/usr/lib/libvpi.a1,014
/usr/share/doc/iverilog-0.9.201103174,096
/usr/share/doc/iverilog-0.9.20110317/BUGS.txt7,554
/usr/share/doc/iverilog-0.9.20110317/COPYING17,990
/usr/share/doc/iverilog-0.9.20110317/README.txt17,703
/usr/share/doc/iverilog-0.9.20110317/attributes.txt2,911
/usr/share/doc/iverilog-0.9.20110317/cadpli.txt1,665
/usr/share/doc/iverilog-0.9.20110317/examples4,096
/usr/share/doc/iverilog-0.9.20110317/examples/clbff.v3,371
/usr/share/doc/iverilog-0.9.20110317/examples/des.v47,932
/usr/share/doc/iverilog-0.9.20110317/examples/hello.vl1,632
/usr/share/doc/iverilog-0.9.20110317/examples/hello_vpi.c2,361
/usr/share/doc/iverilog-0.9.20110317/examples/hello_vpi.vl1,667
/usr/share/doc/iverilog-0.9.20110317/examples/outff.v2,826
/usr/share/doc/iverilog-0.9.20110317/examples/pal_reg.v4,366
/usr/share/doc/iverilog-0.9.20110317/examples/show_vcd.vl3,911
Component of
1 through 4 of 4
Buildroot descending sort Created State
f16-build-1111929-171802 2011-07-31 13:42:44 expired
f17-build-1111863-171816 2011-07-31 11:15:45 expired
f16-build-1111850-171802 2011-07-31 10:49:51 expired
f16-build-1111844-171802 2011-07-31 10:22:18 expired